$\qquad$

## CS 3330 Exam 2 Spring 2018

Letters go in the boxes unless otherwise specified (e.g., for C 8 write "C" not " 8 ").
Write Letters clearly: if we are unsure of what you wrote you will get a zero on that problem.
Bubble and Pledge the exam or you will lose points.
Assume unless otherwise specified:

- little-endian 64 -bit architecture
- \%rsp points to the most recently pushed value, not to the next unused stack address.
- questions are single-selection unless identified as select-all

Variable Weight: point values per question are marked in square brackets.
Mark clarifications: If you need to clarify an answer, do so, and also add a $\star$ to the top right corner of your answer box.
$\qquad$

Question $1[\mathbf{2} \mathbf{~ p t}]:$ Suppose one increased the size of cache blocks but kept the total data size and associativity of a cache the same. Which of the following are likely results? Place a $\checkmark$ in each box corresponding to a correct answer and leave other boxes blank.

A


C $\quad \checkmark$ decreasing the number of compulsory misses
D increasing the number of compulsory misses

## Information for questions 2-3

The following questions ask about running the following assembly snippet on the five-stage pipelined processor which uses branch prediction and forwarding as described in our textbook, which predicts all branches as taken and corrects misprediction by fetching the correct instruction during conditional jump's memory stage.

```
part1:
    irmovq $1, %rax
    addq %rax,%rax
    je part2
    halt
part2:
    xorq %rax, %rax
    je part1
    halt
```

Question 2 [ $\mathbf{2} \mathbf{~ p t ] : ~ ( s e e ~ a b o v e ) ~ I f ~ t h e ~ i r m o v q ~ i s ~ f i r s t ~ f e t c h e d ~ i n ~ c y c l e ~ 1 , ~ d u r i n g ~}$
Answer: 10 what cycle number will the final halt instruction finish its writeback stage?

Question 3 [ $\mathbf{2} \mathbf{~ p t ] : ~ ( s e e ~ a b o v e ) ~ W h e n ~ t h e ~ i n s t r u c t i o n ~ j e ~ p a r t 2 ~ i s ~ i n ~ t h e ~ e x e c u t e ~ s t a g e , ~ w h i c h ~}$ instruction is in the fetch stage?
A addq \%rax, \%rax
B je part1
C xorq \%rax, \%rax
D irmovq \$1, \%rax
E none of the above

| Answer: B |
| :--- |
|  |

$\qquad$

Information for questions 4-6
Consider the following Y86 assembly code:

```
mrmovq 8(%r8),%r11
addq %r11, %r8
subq %r8,%r11
popq %r8
```

Question 4 [ $\mathbf{2} \mathbf{~ p t ] : ~ ( s e e ~ a b o v e ) ~ S u p p o s e ~ t h i s ~ s n i p p e t ~ i s ~ e x e c u t e d ~ o n ~ a ~ f o u r - s t a g e ~ p i p e l i n e d ~ p r o c e s s o r ~}$ with the following stages:

- Fetch and Decode
- Execute 1
- Execute 2
- Memory and Writeback

The split execute stage requires the operands for an addition or subtraction to be available near the beginmning of the execute 1 stage, and only has results available near the end of the execute 2 stage. Assume this processor implements forwarding and branch prediction to resolve hazards when possible. When this processor is executing the execute 1 stage of subq, it is executing the $\qquad$ stage of the addq instruction?
A fetch and decode

B execute 1
C execute 2
D memory and writeback
E none of the above - the instruction is not in the pipeline
Answer: D
$\square$

Question 5 [ $\mathbf{2} \mathbf{~ p t ] : ~ ( s e e ~ a b o v e ) ~ W h e n ~ t h i s ~ s n i p p e t ~ i s ~ e x e c u t i n g ~ a ~ f i v e - s t a g e ~}$ pipelined processor, with forwarding and branch prediction as described in our textbook, if the mrmovq instruction is fetched during cycle number 1 , then the popq instruction does its writeback stage in what cycle number? Write your answer as a base 10 number.


Question $6[\mathbf{2 ~ p t}]$ : (see above) When this snippet is executing a five-stage pipelined processor, with forwarding and branch prediction as described in our textbook, in which of the following ways are values forwarded between instructions? Place a $\checkmark$ in each box corresponding to a correct answer and leave other boxes blank.

$\qquad$

## Information for questions 7-8

For these questions, consider the following cache access pattern, where each access is to one byte at the specified address:

- read $0 \times 10$
- read $0 \times 12$
- write $0 \times 13$
- write $0 \times 14$
- write $0 \times 20$
- read $0 \times 13$
- read $0 \times 15$

For this question, consider an access a write miss if the address being written is not stored in the cache, regardless of whether it will be eventually brought into the cache.

Question 7 [ $\mathbf{2} \mathbf{~ p t}$ ]: (see above) With an initially empty, 16-byte direct-mapped cache with a 4 -byte blocks, and a write-back, write-allocate policy, how many read and write misses will there be?

```
Answer: 4
(0x10, 0x14,
0x20, 0x13)
```

Answer: 2 (0x10, 0x20)

Question 8 [ $\mathbf{2} \mathbf{~ p t}]$ : (see above) With an initially empty, 16-byte direct-mapped cache with a 8 -byte blocks, and a write-through, write-no-allocate policy, how many read and write misses will there be?

## Information for questions 9-11

Consider a pipelined processor with the following pipeline stages, which takes the indicated amount of time to complete its computations (or data writes) excluding a 10 picosecond pipeline register delay:

- fetch - 200 ps
- decode - 100 ps
- execute - 100 ps
- memory - 200 ps
- writeback - 100 ps

For each of the questions below, write your answer as a base-10 number of picoseconds. If you think there is not enough information to tell, write "unknown".

Question 9 [ $\mathbf{2} \mathbf{~ p t}]$ : (see above) What is the cycle time of this processor? Write your answer as a base-10 number of picoseconds.

Question 10 [ $\mathbf{2} \mathbf{~ p t}]:$ (see above) When there are no hazards, what is the time from when the processor starts the fetch stage of an instruction until when it completes the writeback stage of that instruction? different answers are for different interpretations of when the writeback stage is completed (end of clock cycle or end of work for writeback)

Question 11 [2 pt]: (see above) Suppose every 10th instruction requires one cycle of stalling to handle hazards and there are no other performance costs to handling hazards. What would be the resulting mean time between when instructions complete their writeback stage? also accept: 21 ps (half for 20ps; mean time from end of one writeback stage to beginning of next) or 121 or 126 or 131 ps (half for 120 ps or 125 ps or 130 ps ; mean time from end of work for one writeback stage to beginning of next)

| Answer: 210 ps <br> (half-credit for <br> 200 ps ) |
| :--- |
| Answer: 1050 |
| ps or 940 ps |
| or 950 ps (half- |
| credit for 1000 |
| ps or 1040 ps or |
| $900 \mathrm{ps})$ |

Answer: 231 ps (half-credit for 220 ps ) plus see alternate accepted answers
$\qquad$

## Information for questions 12-13

Consider a 4 -way, 16 KB set associative cache with 16 -byte cache blocks with a random replacement policy and a write-back, write-allocate policy, and a 16 -bit address size. ( $1 \mathrm{~KB}=2^{10}$ bytes.)

Question 12 [ $\mathbf{2} \mathbf{~ p t}]:$ (see above) Which of the following forms of metadata does this cache need to store alongside every cache block? Place a $\checkmark$ in each box corresponding to a correct answer and leave other boxes blank.

| A | $\checkmark$ | a dirty bit |
| :--- | :--- | :--- |
| B | the tag bits |  |
| B | $\checkmark$ |  |
| C | the index bits |  |
| D |  | information to implement the replacement policy |

Question 13 [ $\mathbf{2 ~ p t}]$ : (see above) Which addresses would map to the same set as $0 \times 1234$ ? Place a $\checkmark$ in each box corresponding to a correct answer and leave other boxes blank.

$\qquad$

## Information for questions 14-15

The following questions concern the following C code:

```
void computeSums(int *array, int *results, int result_count, int array_size) {
    for (int i = 0; i < result_count; i += 1) {
        for (int j = 0; j < array_size / result_count; j += 1) {
            result[i] += array[j * result_count + i];
        }
    }
}
```

Question 14 [ $\mathbf{2} \mathbf{p t}]$ : (see above) Because of the potential for the arrays results and array to overlap, a compiler can not apply which of the following optimizations unless it adds an extra check for overlap (or similar) in the generated assembly? Place a $\checkmark$ in each box corresponding to a correct answer and leave other boxes blank.
A $\quad \checkmark$ keeping result[i] in a register during the inner loop
B replacing multiplications by result_count in the inner loop with addition of
result_count * sizeof(int) to a pointer computed in a prior iteration
C $\quad \checkmark$ changing the loop order by swapping the inner and outer for loops to improve locality in
array
D computing array_size / result_count once rather than during each iteration of the inner loop

Question 15 [ $\mathbf{2} \mathbf{~ p t}]:$ (see above) Which of the following would be effects of unrolling the inner loop four times in the above $C$ code? Place a $\checkmark$ in each box corresponding to a correct answer and leave other boxes blank.

A


B the function would take up less space in memory
C $\quad \checkmark$ for large result_counts, the function would execute less instructions comparing and/or manipulating $j$
D the function would use more registers
$\qquad$

## Information for questions 16-18

The following question ask about running the following assembly snippet on the five-stage pipelined processor which uses branch prediction and forwarding as described in our textbook. The assembly snippet is shown along with its machine code. Each line starts with the memory address of the machine code, followed by a list of bytes at that location, with the byte at the smallest address listed first. Each byte is written in hexadecimal.

```
0x000: 30 f4 00 01 00 00 00 00 00 00 | irmovq $0x100, %rsp
0x00a: 30 f7 02 00 00 00 00 00 00 00 | irmovq $2, %rdi
0x014: 30 f6 01 00 00 00 00 00 00 00 | irmovq $1, %rsi
0x01e: 30 f2 3e 00 00 00 00 00 00 00 | irmovq $0x3e, %rdx
0x028: a0 2f | pushq %rdx
0x02a:
0x02a: 61 67
0x02c: 76 2a 00 00 00 00 00 00 00
0x035: 73 3f 00 00 00 00 00 00 00
0x03e: 00
0x03f:
0x03f: 90
0x040: 00 | halt
start:
subq %rsi, %rdi
jg start
je finish
halt
finish:
    ret
```

Question 16 [ $\mathbf{2} \mathbf{~ p t}]$ : (see above) When this code terminates, what value will be in \%rdi?

| A | -1 |
| :--- | :--- |
| B | 0 |
| C | 2 |
| D | 1 |
| E | none of the above |

C 2

E none of the above
Question 17 [ $\mathbf{2} \mathbf{~ p t}]:$ (see above) Which of the following is true about how this code would execute on this processor if it were changed. Place a $\checkmark$ in each box corresponding to a correct answer and leave other boxes blank.
A $\quad \checkmark$ If ret were replaced by call $0 \times 03 \mathrm{e}$, it would decrease the number of cycles the program takes to run.
B If ret were replaced by a halt instruction, it would not change the number of cycles the program takes to run.
C The halt instruction at address $0 \times 03 \mathrm{e}$ could be replaced with any valid one-byte instruction without changing the result of the program, since it never gets executed
D $\square$ If irmovq $\$ 1$, \%rsi were replaced by irmovq $\$ 10$, \%rsi, it would decrease the number of cycles the program takes to run.

Question 18 [ $\mathbf{2 ~ p t}]$ : (see above) If the first irmovq instruction is fetched during cycle 1, during what cycle will the final halt instruction complete its writeback stage?

| Answer: 21 |
| :--- |
|  |

$\qquad$

## Information for questions 19-21

Consider the following C code:

```
unsigned char A[1024 * 8];
for (int i = 0; i < 2; ++i) {
    for (int j = 0; j < 8; ++j) {
        A[j * 1024] += j + A[j * 256 + 4];
    }
}
```

Assume A is located at a memory address which is a multiple of $2^{20}$ and this code is compiled so that no memory accesses to A are reordered or omitted and all other values are kept in registers.
Note that $1024=2^{10}$ and $256=2^{8}$ and unsigned chars are 1 byte.
Question 19 [ $\mathbf{2} \mathbf{~ p t}]: \quad$ (see above) If this code is run with a 4 -way, 4 KB setassociative cache with four-byte cache blocks and an LRU replacement policy, how many cache misses will the for loop over i experience? Assume the cache is empty when the loop is started.

Question 20 [ $\mathbf{2} \mathbf{~ p t}]$ : (see above) If this code is run with a 512 -byte directmapped data cache with four-byte cache blocks, how many cache misses will the for loop over i experience? Assume the cache is empty when the loop is started.

Answer: 24

$\square$

Answer: 32
$\square$

Question 21 [ $\mathbf{2} \mathbf{~ p t}]$ : (see above) If this code is run with a 12-byte fully-associative cache with 1 byte cache blocks, which replacement policy for that cache would result in the highest hit rate?
A first-in, first-out
B LRU
C random
D multiple of the above policies are tied for highest hit rate


## Pledge:

On my honor as a student, I have neither given nor received aid on this exam.

[^0]
[^0]:    Your signature here

